Senior Silicon Design Engineer (San Jose) Job at Advanced Micro Devices, San Jose, CA

TEFSY0V0bXl0VnlNQUVvaHpIZjZrQUpCSUE9PQ==
  • Advanced Micro Devices
  • San Jose, CA

Job Description

WHAT YOU DO AT AMD CHANGES EVERYTHING

At AMD, our mission is to build great products that accelerate next-generation computing experiencesfrom AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, youll discover the real differentiator is our culture. We push the limits of innovation to solve the worlds most important challengesstriving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond.

Together, we advance your career.

THE ROLE

We are seeking a Senior Member of Technical Staff (SMTS) SoC Architect to join our SoC Architecture team. In this role, you will define and drive architecture for critical SoC functions across roadmap and custom devices. You will focus on chip pervasive components, while ensuring seamless integration with processor subsystems, interconnect, AI accelerators, and memory systems.

THE PERSON

You are passionate about complex SoC architecture and thrive in cross-functional environments. You have deep technical expertise, strong analytical skills, and the ability to balance performance, power, and area trade-offs. You communicate effectively across teams and are comfortable influencing architecture decisions for next-generation silicon.

KEY RESPONSIBILITIES

  • Define and develop SoC architecture for CPF components, including Analog IPs, clocking/reset, and silicon monitors.
  • Collaborate with processor, interconnect, AI, and memory subsystem architects to ensure cohesive system-level design.
  • Specify architecture requirements, conduct early-stage analysis, and create detailed specifications.
  • Drive PPA optimization and ensure scalability across roadmap and custom devices.
  • Partner with design, verification, and physical implementation teams to ensure functional correctness and timing closure.
  • Analyze trade-offs for performance, power, reliability, and manufacturability.
  • Influence strategies for security, safety, and reliability across CPF domains.
  • Strong communication and leadership skills to influence cross-functional teams.

PREFERRED EXPERIENCE

  • Strong background in SoC architecture, including processor subsystems, interconnect, memory systems, and AI accelerators.
  • Expertise in Analog IPs (IOs, PLLs, eFuses, monitors), clocking/reset architecture, and silicon lifecycle management.
  • Familiarity with SoC on-chip protocols (e.g., AXI) and system-level QoS.
  • Experience with low-power design techniques, boot/reset flows, and power management.
  • Knowledge of design methodologies, advanced process technologies, and associated challenges.
  • Proficiency in modeling and automation using Python, SystemC, or similar languages.

ACADEMIC & EXPERIENCE REQUIREMENTS

  • BS or MS or PhD in Electrical/Computer Engineering or related field.
  • Proven track record in delivering architecture for high-performance, low-power SoCs.

LOCATION: San Jose, California

Benefits offered are described: AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants needs under the respective laws throughout all stages of the recruitment and selection process.

#J-18808-Ljbffr

Job Tags

Similar Jobs

Corewell Health

Patient Transporter Job at Corewell Health

Shift and status Full time, 6:00 a.m. to 2:30 p.m., variable days and every other weekend. Job Summary Transports all patient populations to and from examinations and treatments. Performs general errands and other routine duties including cleaning equipment, securing... 

Stellantis

Creative Designer Job at Stellantis

 ...Creative Designer This is an exciting opportunity for a talented Creative Designer to join our team. We are looking for someone who can bring fresh ideas and creativity to our projects. If you have a passion for design and a strong portfolio, we want to hear from you... 

AT&T

Tier III Network Upgrade Engineer - Senior (Government) Job at AT&T

 ...Bash) to automate patch deployment processes for network devices. Certifications such as Cisco Certified Network Associate (CCNA), CompTIA Network, Certified Information Systems Security Professional (CISSP), or similar credentials. Our Network Upgrade Engineer' s earn... 

California's Great America

Maintenance Procurement Specialist Job at California's Great America

Overview: Salary details based on experience: $31.49 / hr - $39.36 / hr Job Status/Type: Full-time, year-round Position Level: Entry to Mid-Level Shift/Schedule Requirements: Ability to work various shifts and days including nights, weekends and holiday periods...

Realty Tax Challenge

Hybrid: Construction Project Manager Job at Realty Tax Challenge

 ...design, infrastructure management, technical consulting, engineering, and construction management services in support of the US Department of Defense (DOD) and its Service (Army, Air Force, Navy, Marine Corps) missions, along with other US federal agencies, all over the...